

## **DATA SHEET**

# SKY73208-11: 350-5000 MHz Wideband Receive Mixer with Integrated Integer-N PLL and VCO

## **Applications**

- Cellular base station systems: GSM/EDGE, CDMA2000, WCDMA, TD-SCDMA
- Other wireless communication systems

# **Features**

- RF frequency range: 350 to 5000 MHz
- IF frequency range: 50 to 500 MHz
- Conversion gain: 6 dB
- IIP3: +26 dBm; 0IP3: +32 dBm
- Noise Figure: 14 dB
- Integrated RF balun
- Integer-N frequency synthesizer
- Low phase-noise VCO
- Low RF output comparison spurs
- Programmable 18-bit N-counter and 11-bit R-counter
- Wide range of reference frequencies
- Programmable charge pump currents
- Flexible configuration that allows connection to an external VCO or PLL
- Digital lock detector
- Power supply for mixer: 5 V; power supply for synthesizer: 3.3 V
- Small, low-cost MCM (36-pin, 6 x 6 mm) SMT package (MSL3, 260 °C per JEDEC J-STD-020)

Skyworks Pb-free products are compliant with all applicable legislation. For additional information, refer to *Skyworks Definition of Lead (Pb)-Free*, document number SQ04-0073.

## Description

Skyworks SKY73208-11 is a fully integrated wideband receive downconverter that includes a high linearity mixer and a complete Voltage Controlled Oscillator (VCO), synthesizer, and Local Oscillator (LO) chain. A low loss RF balun has also been included to reduce design complications and to lower system cost.

The SKY73208-11 features a  $3^{rd}$  Order Input Intercept Point (IIP3) of +26 dBm and a Noise Figure (NF) of 14 dB, which make the device an ideal solution for high dynamic range systems such as 2G/3G base station receivers.

The SKY73208-11 also includes a fully integrated wideband VCO/Integer-N frequency synthesizer. The device includes four differential VCOs that cover the output frequency range from 2.8 GHz to 6.0 GHz. By applying internal VCO division, the output LO frequency can be set to the desired value while minimizing the phase noise. The direct, non-divided internal VCO frequency can also be monitored at the bidirectional VCO pins.

The flexible SKY73208-11 LO configuration allows the loop to be locked by an external VCO or external Phase Locked Loop (PLL), or the device can use the divider chain only. The SKY73208-11 is controlled by a Serial Peripheral Interface (SPI).

The SKY73208-11 is manufactured using a robust silicon BiCMOS process and has been designed for optimum long-term reliability. It is manufactured in a compact, 36-pin 6 x 6 mm Multi-Chip Module (MCM). A functional block diagram is shown in Figure 1. The pin configuration and package are shown in Figure 2. Signal pin assignments and functional pin descriptions are provided in Table 1.





Figure 2. SKY73208-11 Pinout – 36-Pin MCM (Top View)

Skyworks Solutions, Inc. • Phone [781] 376-3000 • Fax [781] 376-3100 • sales@skyworksinc.com • www.skyworksinc.com May 31, 2013 • Skyworks Proprietary Information • Products and Product Information are Subject to Change Without Notice • 201317E

| Pin # | Name        | Description                                     | Pin # | Name        | Description                         |
|-------|-------------|-------------------------------------------------|-------|-------------|-------------------------------------|
| 1     | LD          | Lock detect output                              | 19    | OUT_BUFN    | LO negative output                  |
| 2     | VDD_DIG     | +3.3 V supply for digital blocks                | 20    | OUT_BUFP    | LO positive output                  |
| 3     | VDD_CLK     | +3.3 V supply for reference buffer              | 21    | GND         | Ground                              |
| 4     | REF_CLK     | Reference clock input                           | 22    | VDD_LO      | +5 V supply for mixer LO buffer     |
| 5     | EXT_VCO_INP | External VCO positive input                     | 23    | IF_OUTN     | Negative IF output                  |
| 6     | EXT_VCO_INN | External VCO negative input                     | 24    | IF_OUTP     | Positive IF output                  |
| 7     | LE          | Latch enable input for SPI                      | 25    | VDD_IF      | +5 V supply for mixer output        |
| 8     | DATA        | Data input for SPI                              | 26    | EXT_PD      | Power-down control pin for mixer    |
| 9     | CLK         | Clock input for SPI                             | 27    | MIX_RES     | External bias resistor for mixer    |
| 10    | N/C         | No connection                                   | 28    | VDD_MIXBIAS | +5 V supply for mixer bias          |
| 11    | N/C         | No connection                                   | 29    | RF_IN       | RF mixer input                      |
| 12    | N/C         | No connection                                   | 30    | LO_RES      | External bias resistor for LO chain |
| 13    | N/C         | No connection                                   | 31    | VDD_MIX     | +5 V supply for mixer               |
| 14    | N/C         | No connection                                   | 32    | VDD_DIV     | +3.3 V supply for LO dividers       |
| 15    | GND         | Ground                                          | 33    | VCTRL       | Tuning voltage for VCO              |
| 16    | VDD_VCO     | +3.3 V supply for VCO                           | 34    | VDD_PLL     | +3.3 V supply for PLL               |
| 17    | VCO_RES     | External 15 k $\Omega$ resistor to set VC0 bias | 35    | VDD_CP      | +3.3 V supply for charge pump       |
| 18    | VDD_0BUF    | +3.3 V supply for output L0 buffer              | 36    | ICP         | Charge pump output                  |

#### Table 1. SKY73208-11 Signal Descriptions

## **Functional Description**

The SKY73208-11 is comprised of four main functional blocks:

- RF mixer
- Synthesizer
- VC0
- VCO dividers and LO chain

## **RF Mixer**

The high linearity SKY73208-11 integrates an active, double balanced mixer that provides good noise performance and an excellent 3<sup>rd</sup> Order Input Intercept Point (IIP3).

The balanced nature of the mixer also provides for high port-toport isolation. A wideband match to 50  $\Omega$  is provided internally, which eliminates the need for any external matching components except for a coupling capacitor.

The IF outputs are designed for a 200  $\Omega$  differential impedance and require off-chip matching.

## **Synthesizer**

The frequency synthesizer is composed of the R-divider, Ndivider, phase detector, charge pump, and lock detector.

## R-Divider

The 11-bit programmable R-divider divides the reference input frequency and generates the reference input for the phase detector. The R-divider range varies from 1 to  $2^{11}$  –1 (= 2047).

#### N-Divider

The N-divider consists of a selectable 16/17 or 32/33 prescaler, 13-bit main counter, and 5-bit swallow counter. The 18-bit N-divider ratio is calculated as:

$$N = P \times M + S$$

Where: P = Prescaler value

M = Main counter value S = Swallow counter value

- -----

The N-divider range is from  $P^2$  to  $2^{18} - 1$ . For a 32/33 prescaler, the N-divider range varies from 1024 to 262143.

#### **Phase Detector**

The phase detector is an edge-controlled digital circuit. The circuit has two inputs: the reference signal (*Ref*) and the N-divider output. There are two digital outputs (*Up* and *Dn*) that drive the charge pump.

When the input phase difference is positive, the *Up* output is pulled up to VDD. When the input phase difference is negative, the

*Dn* output is pulled down to ground. This type of phase detector acts only on the positive edges of the input signals.

#### Charge Pump

The charge pump is used to convert the logic levels of the *Up* and *Dn* pulses, carrying the phase error between the reference and the divided signal into analog quantities/current pulses.

The output of the SKY73208-11 charge pump is programmable and varies between 1.2 mA and 7.2 mA. Additional adjustment of the charge pump current can be accomplished by changing the value of the external PLL bias resistor.

## Lock Detector

The lock detector circuit is activated when the phase difference between the *Up* and *Dn* phase detector signals for a given number of comparison cycles is shorter than a fixed delay. The CMOS output is active high when the loop is locked. The lock detector can be monitored from pin 1 (LD).

## VCO

The VCO is designed to generate the LO signal with the tuning function controlled by the synthesizer.

## **VCO Dividers and LO Chain**

The divider chain consists of dividers and LO drivers.

The direct, non-divided VCO output can be monitored at the bidirectional internal/external VCO pins 5 and 6 (EXT\_VCO\_INP and EXT\_VCO\_INN, respectively). The divider chain and the internal PLL can be locked by an external VCO.

## External LO

The SKY73208-11 can accept an external LO signal and disable the internal synthesizer. The high impedance differential injection

port is at pins 5 and 6 (EXT\_VCO\_INP and EXT\_VCO\_INN, respectively).

If single-ended input is required, one of the pins can be grounded or an external balun can be used. The register settings to enable this mode of operation are detailed in the Skyworks document, *Wideband, Integer-N Phase-Locked Loop Programming Guide,* document #201322.

#### LO Output

It is possible to monitor the LO signal (either the internally generated LO or an externally applied LO) or route the signal to another device that requires the same LO frequency. The differential LO output is available at pins 19 and 20 (OUTBUFN and OUTBUFP, respectively) using external coupling capacitors.

If single-ended output is desired, use pin 19 or an external balun. This feature does not require any specific register bit setting and these pins can be left floating if not used.

## **Digital Interface**

A three-wire SPI provides mode and bias control, and control of the PLL. The serial interface consists of three signals: the bus clock (CLK), latch enable (LE), and the serial data line (DATA).

A write data stream consists of 25 bits:

Bits[15:0] provide the 16-bit data block.

Bits[20:16] provide the register address.

Bits[24:21] provide the device address (the SKY73208-11 is 0110b).

A timing diagram for the SPI write cycle is shown in Figure 3.



**Figure 3. SPI Write Cycles** 

| Timing             | Description               | Minimum Time<br>(ns) |  |  |
|--------------------|---------------------------|----------------------|--|--|
| tperiod            | Clock period              | 25                   |  |  |
| thigh              | Clock high time           | 10                   |  |  |
| t <sub>su</sub>    | Data setup to clock rise  | 5                    |  |  |
| t <sub>hld</sub>   | Data hold from clock rise | 5                    |  |  |
| t <sub>elch</sub>  | Enable low to clock rise  | 10                   |  |  |
| t <sub>width</sub> | Enable high width         | 10                   |  |  |
| t <sub>efeh</sub>  | Clock fall to enable high | 20                   |  |  |

#### **Table 2. SPI Timing Requirements**





#### **Serial Bus Timing**

The SPI bus speed is programmable. Timing requirements for the CLK, DATA, and LE signals are provided in Table 2. A serial data input timing diagram is shown in Figure 4.

#### **PLL Control Registers (R-Divider and N-Divider)**

There are three digital PLL control registers that are used to store the R-divider and N-divider values: R\_DIV, N\_DIV1, and N\_DIV2. By default, all registers are 25 bits wide. Bits[20:16] are the address bits of the registers. The 16 least significant bits (LSBs) represent the data bits.

Three values are needed to calculate the three PLL dividers: the desired frequency (*F*<sub>RF</sub>), the VCO divider (*D*), and the frequency step size (*F*<sub>STEP</sub>).

The VCO frequency (*Fvco*) has a range of 2.8 GHz to 6.0 GHz, and is defined by the product of the desired frequency (*FRF*) and the VCO divider, *D*:

$$F_{VCO} = F_{RF} \times D \tag{1}$$

The VCO divider (equal to 1, 2, 4, or 8) is chosen so that the product of  $F_{RF} \times D$  is within the specified VCO range.

The frequency step size (*FsteP*) is a user-defined value. Given *FsteP* and *D*, the comparison frequency (*FcoMP*) can be calculated by:

$$F_{COMP} = F_{STEP} \times D \tag{2}$$

The R\_DIV register stores the value of the 11-bit R-divider that produces the desired comparison frequency (*FCOMP*) for the RF PLL according to the following equation:

$$R = \frac{F_{REF}}{F_{COMP}} \tag{3}$$

Where *FREF* is the reference frequency provided to the device.

The N\_DIV1 and N\_DIV2 registers store the value of the N-divider according to the following equation:

$$N = \frac{F_{VCO}}{F_{REF}} \times R \tag{4}$$

Bits[1:0] of the N\_DIV2 register are the most significant bits (MSBs) of the 18-bit representation of the N number.

Bits[15:0] of the N\_DIV1 register are the LSBs of the 18-bit binary representation of the N number.

The calculated R-divider and N-divider values are programmed into the SKY73208-11 using the SPI interface.

Additional programming information is provided in the document, *Skyworks Wideband, Integer-N Phase-Locked Loop Programming Guide*, document number 201322.

#### Example:

A desired RF output frequency of 1800 MHz is required using a reference frequency of 76.8 MHz and a desired frequency step size of 400 kHz. If the VCO divider is equal to 2, the VCO frequency is 3600 MHz from Equation 1 and the comparison frequency is equal to 800 kHz from Equation 2.

From Equations 3 and 4, the R and N values become:

R = 96 = 1100000b

N = 4500 = 1000110010100b

These values would be programmed through the SPI interface.

Figure 5 represents the bits of the R\_DIV register with the value of R = 96. Figures 6 and 7 represent the bits of the N\_DIV1 and N\_DIV2 registers, respectively, with the value of N = 4500.

## **Electrical and Mechanical Specifications**

The absolute maximum ratings of the SKY73208-11 are provided in Table 3. The recommended operating conditions are specified in Table 4 and electrical specifications are provided in Table 5.



Note: Value of bits [15:11] can vary. Refer to the Skyworks Wideband, Integer-N Phase-Locked Loop Programming Guide, document number 201322.

S1847b





Figure 6. N\_DIV1 Register Showing an N-Divider Value of 4500 (LSBs)



Note: Value of bits [15:2] can vary. Refer to the Skyworks Wideband, Integer-N Phase-Locked Loop Programming Guide, document number 201322.

Figure 7. N\_DIV2 Register Showing an N-Divider Value of 4500 (MSBs)

Table 3. SKY73208-11 Absolute Maximum Ratings

| Parameter                                                                                                     | Symbol    | Minimum | Typical | Maximum | Units |
|---------------------------------------------------------------------------------------------------------------|-----------|---------|---------|---------|-------|
| Mixer supply voltage (VDD_L0, VDD_IF, VDD_MIXBIAS, and VDD_MIX = $+5$ V)                                      | Vdd_mix   |         |         | 5.5     | V     |
| Synthesizer supply voltage (VDD_VCO,<br>VDD_OBUF, VDD_PLL, VDD_CLK, VDD_DIV,<br>VDD_CP, and VDD_DIG = +3.3 V) | Vdd_synth |         |         | 3.6     | V     |
| Mixer supply current (VDD_L0, VDD_IF, VDD_MIXBIAS, and VDD_MIX = $+5 V$ )                                     | Idd_mix   |         |         | 200     | mA    |
| Synthesizer supply current (VDD_VCO,<br>VDD_OBUF, VDD_PLL, VDD_CLK, VDD_DIV,<br>VDD_CP, and VDD_DIG = +3.3 V) | Idd_synth |         |         | 150     | mA    |
| RF input power                                                                                                | Pin       |         |         | +10     | dBm   |
| Operating case temperature                                                                                    | Тс        | -40     |         | +85     | °C    |
| Junction temperature                                                                                          | TJ        |         |         | +150    | °C    |
| Storage case temperature                                                                                      | Тѕтб      | -40     |         | +125    | ٥c    |

Notes: Exposure to maximum rating conditions for extended periods may reduce device reliability. There is no damage to device with only one parameter set at the limit and all other parameters set at or below their nominal value. Exceeding any of the limits listed here may result in permanent damage to the device.

**CAUTION**: Although this device is designed to be as robust as possible, Electrostatic Discharge (ESD) can damage this device. This device must be protected at all times from ESD. Static charges may easily produce potentials of several kilovolts on the human body or equipment, which can discharge without detection. Industry-standard ESD precautions should be used at all times.

| Parameter                                                                                                 | Symbol     | Minimum        | Typical | Maximum        | Units        |
|-----------------------------------------------------------------------------------------------------------|------------|----------------|---------|----------------|--------------|
| Mixer supply voltage (VDD_L0, VDD_IF, VDD_MIXBIAS, and VDD_MIX pins)                                      | Vdd_mix    | 4.75           | 5.00    | 5.25           | V            |
| Synthesizer supply voltage (VDD_VCO,<br>VDD_OBUF, VDD_PLL, VDD_CLK, VDD_DIV,<br>VDD_CP, and VDD_DIG pins) | Vdd_synth  | 3.0            | 3.3     | 3.6            | V            |
| RF frequency range                                                                                        | fr⊧        | 350            |         | 5000           | MHz          |
| IF frequency range                                                                                        | fı⊧        | 50             |         | 500            | MHz          |
| Mixer supply current (VDD_LO, VDD_IF, VDD_MIXBIAS, and VDD_MIX pins)                                      | Idd_mix    |                | 135     |                | mA           |
| Synthesizer supply current (VDD_VCO,<br>VDD_OBUF, VDD_PLL, VDD_CLK, VDD_DIV,<br>VDD_CP, and VDD_DIG pins) | Idd_synth  |                | 120     |                | mA           |
| Operating case temperature                                                                                | Tc         | -40            |         | +85            | ٥°           |
| SPI logic levels (CLK, DATA, LE):<br>Low<br>High                                                          | Vi∟<br>Vi∺ | 0.8 × Vdd_3.3v |         | 0.2 × Vdd_3.3v | V<br>V       |
| External LO input level (Note 1)                                                                          |            | 500            |         |                | mVp-p, diff. |

#### Table 4. SKY73208-11 Recommended Operating Conditions

Note 1: Input signal level that maintains the mixer performance described in Table 5.

## Table 5. SKY73208-11 Electrical Specifications (1 of 2) (Note 1)

(VDD\_MIX = +5 V, VDD\_SYNTH = +3.3 V, Tc = +25 °C, RF Frequency = 700 to 2700 MHz, IF Frequency = 100 MHz, LO Frequency = 800 to 2800 MHz High-Side Injection or 600 to 2600 MHz Low-Side Injection, Unless Otherwise Noted)

| Parameter                          | Symbol | Test Condition                                    | Min                     | Typical                 | Мах                  | Units             |
|------------------------------------|--------|---------------------------------------------------|-------------------------|-------------------------|----------------------|-------------------|
| Mixer                              |        |                                                   |                         |                         |                      |                   |
| Conversion gain                    | G      | frf = 915 MHz<br>frf = 1980 MHz<br>frf = 2700 MHz | 6.0<br>5.5<br>4.5       | 6.5<br>6.0<br>5.0       |                      | dB<br>dB<br>dB    |
| Gain variation over temperature    |        |                                                   |                         | ±0.5                    |                      | dB                |
| Noise Figure                       | NF     | frf = 915 MHz<br>frf = 1980 MHz<br>frf = 2700 MHz |                         | 14.5<br>14.0<br>15.5    | 15.5<br>15.5<br>16.0 | dB                |
| Third order input intercept point  | IIP3   | frf = 915 MHz<br>frf = 1980 MHz<br>frf = 2700 MHz | +21.5<br>+21.5<br>+20.0 | +24.5<br>+25.5<br>+23.0 |                      | dBm<br>dBm<br>dBm |
| IIP3 variation over temperature    |        |                                                   |                         | ±1.2                    |                      | dB                |
| Third order output intercept point | OIP3   | frf = 915 MHz<br>frf = 1980 MHz<br>frf = 2700 MHz | +27.0<br>+26.0<br>+24.0 | +31.0<br>+31.5<br>+28.0 |                      | dBm<br>dBm<br>dBm |
| 2RF – 2L0                          | 2x2    | frf = 915 MHz<br>frf = 1980 MHz<br>frf = 2700 MHz |                         | 66.5<br>73.5<br>62.0    | 50.0<br>50.0<br>50.0 | dBc<br>dBc<br>dBc |
| 3RF – 3L0                          | 3x3    | frf = 915 MHz<br>frf = 1980 MHz<br>frf = 2700 MHz |                         | 79.0<br>72.5<br>72.5    | 60.0<br>60.0<br>60.0 | dBc<br>dBc<br>dBc |
| 1 dB Input Compression Point       | IP1dB  | frf = 915 MHz<br>frf = 1980 MHz<br>frf = 2700 MHz | +4.0<br>+4.0<br>+6.0    | +5.0<br>+5.5<br>+6.5    |                      | dBm<br>dBm<br>dBm |

# Table 5. SKY73208-11 Electrical Specifications (2 of 2) (Note 1)

(VDD\_MIX = +5 V, VDD\_SYNTH = +3.3 V, Tc = +25 °C, RF Frequency = 700 to 2700 MHz, IF Frequency = 100 MHz, LO Frequency = 800 to 2800 MHz High-Side Injection or 600 to 2600 MHz Low-Side Injection, Unless Otherwise Noted)

| Parameter                     | Symbol | Test Condition                                                                                                 | Min                  | Typical                             | Мах                                | Units                                |
|-------------------------------|--------|----------------------------------------------------------------------------------------------------------------|----------------------|-------------------------------------|------------------------------------|--------------------------------------|
| Mixer (continued)             |        |                                                                                                                |                      |                                     | 1                                  |                                      |
| 1 dB Output Compression Point | OP1dB  | frf = 915 MHz<br>frf = 1980 MHz<br>frf = 2700 MHz                                                              | +9.0<br>+9.0<br>+9.0 | +10.5<br>+10.5<br>+10.5             |                                    | dBm<br>dBm<br>dBm                    |
| RF-to-IF isolation (Note 2)   |        | frf = 1980 MHz                                                                                                 |                      |                                     | -30                                | dBc                                  |
| LO leakage @ RF port          |        | frf = 915 MHz<br>frf = 1980 MHz<br>frf = 2700 MHz                                                              |                      |                                     | -30<br>-30<br>-30                  | dBm<br>dBm<br>dBm                    |
| RF port input return loss     | Zin_rf | No matching:<br>frr = 915 MHz<br>frr = 1980 MHz<br>frr = 2700 MHz                                              |                      | 19<br>14<br>13                      | -14<br>-12<br>-11                  | dB<br>dB<br>dB                       |
| Synthesizer                   |        |                                                                                                                |                      |                                     |                                    |                                      |
| Reference input frequency     | fref   |                                                                                                                | 10.0                 | 153.6                               | 200.0                              | MHz                                  |
| Reference input sensitivity   |        |                                                                                                                | 0.2                  | 1.5                                 |                                    | Vp-р                                 |
| Charge pump current           | Іср    |                                                                                                                | 1.2                  | 4.8                                 | 7.2                                | mA                                   |
| LO output power               |        |                                                                                                                |                      | -6                                  | -2                                 | dBm                                  |
| Comparison spurs              |        |                                                                                                                |                      |                                     | -65                                | dBc                                  |
| Locking time                  |        |                                                                                                                |                      |                                     | 1                                  | ms                                   |
| Phase noise @ 1015 MHz        |        | <ul> <li>@ 10 kHz offset</li> <li>@ 100 kHz offset</li> <li>@ 1 MHz offset</li> <li>@ 10 MHz offset</li> </ul> |                      | 87<br>100<br>134<br>148             | 83<br>94<br>132<br>145             | dBc/Hz<br>dBc/Hz<br>dBc/Hz<br>dBc/Hz |
| Phase noise @ 2080 MHz        |        | @ 10 kHz offset<br>@ 100 kHz offset<br>@ 1 MHz offset<br>@ 10 MHz offset                                       |                      | -86.0<br>-102.0<br>-134.0<br>-150.0 | -81.5<br>-94.0<br>-131.0<br>-146.5 | dBc/Hz<br>dBc/Hz<br>dBc/Hz<br>dBc/Hz |
| Phase noise @ 2800 MHz        |        | @ 10 kHz offset<br>@ 100 kHz offset<br>@ 1 MHz offset<br>@ 10 MHz offset                                       |                      | 84.0<br>99.5<br>131.5<br>148.0      | -78.0<br>-90.0<br>-128.0<br>-146.0 | dBc/Hz<br>dBc/Hz<br>dBc/Hz<br>dBc/Hz |
| RMS phase error @ 1015 MHz    |        | 1 kHz to 10 MHz<br>integrated bandwidth                                                                        |                      | 0.75                                | 1.10                               | deg                                  |
| RMS phase error @ 2080 MHz    |        | 1 kHz to 10 MHz<br>integrated bandwidth                                                                        |                      | 0.85                                | 1.10                               | deg                                  |
| RMS phase error @ 2800 MHz    |        | 1 kHz to 10 MHz<br>integrated bandwidth                                                                        |                      | 1.0                                 | 1.2                                | deg                                  |

Note 1: Performance is guaranteed only under the conditions listed in this Table.

Note 2: Under fully symmetric load conditions.

## **Evaluation Board Description**

The SKY73208-11 Evaluation Board is used to test the performance of the SKY73208-11 module. An Evaluation Board schematic diagram is provided in Figure 8. An assembly drawing for the Evaluation Board is shown in Figure 9 and the layer detail is provided in Figure 10.

#### **Circuit Design Configurations**

The following design considerations are general in nature and must be followed regardless of final use or configuration:

- 1. Paths to ground should be made as short as possible.
- 2. The ground pad of the SKY73208-11 has special electrical and thermal grounding requirements. This pad is the main thermal conduit for heat dissipation. Since the circuit board acts as the heat sink, it must shunt as much heat as possible from the device. Therefore, design the connection to the ground pad to dissipate the maximum wattage produced by the circuit board.
- 3. Skyworks recommends including external bypass capacitors on the V<sub>DD</sub> voltage inputs of the device.

## **Package Dimensions**

The PCB layout footprint for the SKY73208-11 is provided in Figure 11. Figure 12 shows the package dimensions for the 36-pin MCM, and Figure 13 provides the tape and reel dimensions.

## **Package and Handling Information**

Since the device package is sensitive to moisture absorption, it is baked and vacuum packed before shipping. Instructions on the shipping container label regarding exposure to moisture after the container seal is broken must be followed. Otherwise, problems related to moisture absorption may occur when the part is subjected to high temperature during solder assembly.

THE SKY73208-11 is rated to Moisture Sensitivity Level 3 (MSL3) at 260 °C. It can be used for lead or lead-free soldering. For additional information, refer to the Skyworks Application Note, *PCB Design & SMT Assembly/Rework Guidelines for MCM-L Packages*, document number 101752.

Care must be taken when attaching this product, whether it is done manually or in a production solder reflow environment. Production quantities of this product are shipped in a standard tape and reel format.



Skyworks Solutions, Inc. • Phone [781] 376-3000 • Fax [781] 376-3100 • sales@skyworksinc.com • www.skyworksinc.com 201317E • Skyworks Proprietary Information • Products and Product Information are Subject to Change Without Notice • May 31, 2013



Figure 9. SKY73208-11 Evaluation Board Assembly Drawing



Figure 10. SKY73208-11 Evaluation Board Layer Detail



All measurements are in millimeters





\$2033a





For all other 6 x 6 mm MCM/RFLGA products, pin 1 orientation is in top right corner.

S1183

#### Figure 13. SKY73208-11 Tape and Reel Dimensions

## **Ordering Information**

| Model Name                                              | Manufacturing Part Number | <b>Evaluation Board Part Number</b> |  |
|---------------------------------------------------------|---------------------------|-------------------------------------|--|
| SKY73208-11 350-5000 MHz Receive Mixer with PLL and VCO | SKY73208-11               | TW18-D245-003                       |  |

Copyright © 2010, 2011, 2012, 2013 Skyworks Solutions, Inc. All Rights Reserved.

Information in this document is provided in connection with Skyworks Solutions, Inc. ("Skyworks") products or services. These materials, including the information contained herein, are provided by Skyworks as a service to its customers and may be used for informational purposes only by the customer. Skyworks assumes no responsibility for errors or omissions in these materials or the information contained herein. Skyworks may change its documentation, products, services, specifications or product descriptions at any time, without notice. Skyworks makes no commitment to update the materials or information and shall have no responsibility whatsoever for conflicts, incompatibilities, or other difficulties arising from any future changes.

No license, whether express, implied, by estoppel or otherwise, is granted to any intellectual property rights by this document. Skyworks assumes no liability for any materials, products or information provided hereunder, including the sale, distribution, reproduction or use of Skyworks products, information or materials, except as may be provided in Skyworks Terms and Conditions of Sale.

THE MATERIALS, PRODUCTS AND INFORMATION ARE PROVIDED "AS IS" WITHOUT WARRANTY OF ANY KIND, WHETHER EXPRESS, IMPLIED, STATUTORY, OR OTHERWISE, INCLUDING FITNESS FOR A PARTICULAR PURPOSE OR USE, MERCHANTABILITY, PERFORMANCE, QUALITY OR NON-INFRINGEMENT OF ANY INTELLECTUAL PROPERTY RIGHT; ALL SUCH WARRANTIES ARE HEREBY EXPRESSLY DISCLAIMED. SKYWORKS DOES NOT WARRANT THE ACCURACY OR COMPLETENESS OF THE INFORMATION, TEXT, GRAPHICS OR OTHER ITEMS CONTAINED WITHIN THESE MATERIALS. SKYWORKS SHALL NOT BE LIABLE FOR ANY DAMAGES, INCLUDING BUT NOT LIMITED TO ANY SPECIAL, INDIRECT, INCIDENTAL, STATUTORY, OR CONSEQUENTIAL DAMAGES, INCLUDING WITHOUT LIMITATION, LOST REVENUES OR LOST PROFITS THAT MAY RESULT FROM THE USE OF THE MATERIALS OR INFORMATION, WHETHER OR NOT THE RECIPIENT OF MATERIALS HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.

Skyworks products are not intended for use in medical, lifesaving or life-sustaining applications, or other equipment in which the failure of the Skyworks products could lead to personal injury, death, physical or environmental damage. Skyworks customers using or selling Skyworks products for use in such applications do so at their own risk and agree to fully indemnify Skyworks for any damages resulting from such improper use or sale.

Customers are responsible for their products and applications using Skyworks products, which may deviate from published specifications as a result of design defects, errors, or operation of products outside of published parameters or design specifications. Customers should include design and operating safeguards to minimize these and other risks. Skyworks assumes no liability for applications assistance, customer product design, or damage to any equipment resulting from the use of Skyworks products outside of stated published specifications or parameters.

Skyworks, the Skyworks symbol, and "Breakthrough Simplicity" are trademarks or registered trademarks of Skyworks Solutions, Inc., in the United States and other countries. Third-party brands and names are for identification purposes only, and are the property of their respective owners. Additional information, including relevant terms and conditions, posted at www.skyworksinc.com, are incorporated by reference.